# Simulating and Designing An RF Transmitter for Small Satellites

By Mohamed Kameche, CNTS, and Samir Kameche, University of Tlemcen, Algeria

Here is a case history describing the specifications and design process for an S-band telemetry transmitter used in a micro- or nanosatellite This paper discusses the design and simulation of an RF transmitter for small satellites operating in the commercial S-band (2.2-2.29 GHz) with a data rate of 8 Mbps. In such

systems, modeling frequency-dependent nonlinear characteristics of complex analog blocks and subsystems is critical for enabling efficient verification of mixed-signal system designs. In order to provide efficient and accurate simulation for the transmitter circuits, simple macromodels for weakly nonlinear mixer and power amplifier are used in the system simulation. Also, we introduce noise into several circuits (frequency synthesizer, crystal oscillator, power amplifier, mixer, etc.), and we demonstrate their effect on the noise performance system. In the simulation we consider features of components and technologies commercially available.

## Introduction

The increasing demand for small satellite communication systems has greatly expanded the need for algorithms and system-level simulation that are both efficient and accurate when applied to RF communication circuits. The technical specifications of future systems requires further effort in integrated circuit technologies and RF circuits. The increasing number of electronic functions integrated in satellite RF systems is accompanied by increased power consumption and faster computations. Circuit designers are very appreciative of a design methodology that includes efficient exploration of system-level architectures before detailed circuit implementation.

Today's transmitter subsystems in earth imaging microsatellite systems demand higher communication quality and higher data rates to transmit pictures or data with higher frequency operation and more channels per unit bandwidth. Low power consumption and small size are required for this equipment. In this module, modeling frequency-dependent nonlinear characteristics of complex analog blocks and subsystems is critical for enabling efficient verification of mixed-signal system designs. It's well known that the mixer and the power amplifier are considered, respectively, as time-varying systems, because they involves frequency translation and can be affected by a large signal in an adjacent channel [1]. For the transmitter, simple macromodels for weakly nonlinear mixer and power amplifier are used to achieve efficient and accurate system simulation [2, 3]. Also, this system model includes noise in several blocks and demonstrates its effect on the noise performance system.

For the transmitter presented in this article, the system model architecture follows that which was used for the RF transmitter module integrated on the nanosatellite SNAP-1 launched in 1999 [4, 5]. In the simulation, we consider the characteristics of commercially available components.

#### **Conception and Discussion**

Figure 1 shows a simplified block diagram of an S-band transmitter designed for a variety of low-cost nanosatellite, microsatellite and enhanced microsatellite applications. This transmitter module is also suitable for all classes of satellite missions. It provides a low High Frequency Design SATELLITE TRANSMITTER



Figure 1 · S-band transmitter module block diagram.

power output, can be configured for a wide range of data rates and supports BPSK and QPSK modulation schemes. The transmitter is comprised of a data processing unit, a Controller Area Network (CAN) for TT&C, a frequency synthesizer, an I/Q modulator and power amplifiers. As shown in Figure 1, this transmitter generates a very high, stable Sband signal with a frequency synthesizer. It then translates the signal to the conversion frequency by mixing it with a temperature compensated crystal oscillator. The resulting RF signal is directly converted to baseband and amplified with a power amplifier.

## **Frequency Synthesizer**

Figure 2 shows the PLL's linear model with feedback. This PLL is

called an integer-N system. This means the voltage controlled oscillator (VCO) frequency and the crystal reference are some integer multiple of the reference frequency. The PLL consists of a high stability crystal reference oscillator, a frequency synthesizer, a voltage controlled oscillator, and a passive loop filter. The frequency synthesizer includes a phase detector, a current mode charge pump, and programmable frequency dividers. The passive filter is desirable for its simplicity, low cost and low phase noise.

To achieve optimal circuit performance, the phase noise should be evaluated for proper loop design, and it will impact many critical operating characteristics of the synthesized oscillator including adjacent channel power [6]. The simple approximations for different noise sources (crystal reference noise, phase detector noise and VCO phase noise) were used in the simulation [7]. Also, reference spurs can occur at the multiples of the comparison frequency, and can be translated by the mixer to the desired signal frequency and cause a modulation on the tuning line of the VCO, which appears as FM modulation.

In the simulation, we use the characteristics of a National Semiconductor model LMX2326 programmable frequency synthesizer capable of phase locking a VCO between 500 MHz and 3 GHz. The VCO is from Mini-Circuits (JTOS-2700V), which utilizes a high performance transistor operating in the fundamental, rather than the doubling push-push mode, capable of generating a power of +8 dBm into a 50 ohm load. Its linearity is relatively good (46-56 MHz/V). This data is very important in the loop filter calculation. Also, this VCO presents a pulling of 5 MHz, a pushing of 1 MHz and a phase noise of -114 dBc/Hz at an offset frequency of 100 kHz. In practice, the PLL can be programmed via a laptop computer and parallel port cable. The frequency changes were done using software provided by National Semiconductor, where the PLL serial-control data are controlled by three inputs (data, LE and clock).

The 21-bit data register programmed with the data stream is shifted into 14-bit R counter, 18-bit N



Figure 2 · Block diagram of the frequency synthesizer.



Figure 3 · PLL output spectrum.

High Frequency Design SATELLITE TRANSMITTER



Figure 4 · Simplified diagram of the mixer with the band-pass filter.



Figure 5 · Output signal of the mixer.

counter, and 18-bit function latch according to control bits. In this work, the output frequency range of the synthesizer is (2.2-2.29 GHz) ( $F_{VCO}$ ) with a spacing channel of 1 MHz ( $F_{comparison}$ ). The reference frequency of the oscillator is 10 MHz ( $F_{osc}$ ). To begin with, we choose a frequency within the operating range, and we determine the values of the N and R counters. In this case, the reference divider (R counter) equal to 10 and the N counter equal to 2005 (A counter = 21 and B counter = 62), the output frequency resulting (( $32 \times B+A$ ) × reference frequency) is equal to 2005 MHz.

In this work, the loop filter design is a very critical part of the PLL synthesizer. In general, a low loop filter cutoff



Figure 6 · Mixer output spectrum.



Figure 7 · Filtered output spectrum.

makes the PLL response slower and the setting time of frequency switching (PLL lockup time) longer and the PLL spurious suppressed. Conversely, increasing cutoff frequency provides faster PLL response, shorter PLL lockup time. Also as a result, the PLL output signal is frequency-modulated and contains high level spurs. The output spectrum plot is displayed in Figure 3 for a chosen loop filter design. The results show a noise density of -93 dBc/Hz at 10 kHz and -118 dBc/Hz at 100 kHz offset frequencies. The results indicate that the PLL gives an rms value of 0.008 radian and a signal-to-noise ratio of 35.74 dB. The output power level of the synthesizer is about 6.4 mW (+8 dBm), which is sufficient to feed the balanced mixer of level 10 or level 13 series, generally used in transmit/ receive applications.

#### Mixer and Band pass Filter

In such systems, it was found optimal to offset the synthesizer to prevent the modulated BPSK signal form pre-modulating VCO output, only to be remodulated again [5]. Generally, RF circuits are designed to be as linear as possible from input to output to prevent distortion of the information signal. Mixers are designed to translate signals from one frequency to another by an additional crystal oscillator. For best performance, mixers are designed to respond in a strongly nonlinear fashion to the local oscillator. As shown in Figure 4, the two input signals of the mixer are the Sband signal from frequency synthesizer and the 240 MHz offset frequency are generated by a TCXO. This signal is mixed with the S-band signal through a passive mixer and passed through a block filter to remove all but the desired channel. In system simulation, the mixer can be incorporated by a macromodel that consists of several transfer functions. These transfer functions are found by reducing the large systems of equations that describe this circuit. The noise is characterized by using the noise figure of the block, because it is relatively simple to combine it with cascaded blocks to determine the noise figure of the entire transmitter.

While consulting companies catalogues, notably Mini-Circuits, we find many models perfectly adapted. The mixer selected is TUF-2500 MHSM specified up to 2.5 GHz with isolation more than 24 dB between RF and IF ports and a conversion loss lower than 8.5 dB. The output spectrum and the form of signal plots of the mixer are displayed in Figures 5 and 6, respectively. The filtered signal spectrum plot is illustrated in Figure 7.

## I/Q Modulator

In addition to the S-band signal, I and Q channels from FPGA are fed through the I/Q modulator for direct upconversion to S-band. Today's QPSK modulators, as those of Analog Devices, Sirenza Microdevices or Mini-Circuits, are designed to take RF inputs from S-band frequencies and convert directly down to baseband I and Q signals, thus providing cost savings over multiple-stage devices. Regarding the baseband I and Q outcoming from FPGA, we use only a short sequence of 29-1 bits. For optimal noise performance, the I and Q binary data streams are shaped into Nyquist baseband pulses with root-raised-cosine spectral distributions [5]. The QPSK modulated signal spectrum plot is illustrated in Figure 8. The results show unwanted





Figure 8 · QPSK modulated output spectrum.





Figure 9 · Macromodel circuit for PA.

out-of-band spurs of -90 dB/Hz at an offset frequency of 100 kHz, achieving an important performance level for such applications.

#### **Power Amplifier**

The modulated signal is then fed through the band pass filter and the power amplifier (PA). In this design, a simple RF amplifier based on a GaAs-MESFET transistor from NEC Company has been used. This device presents a power gain of 15 dB at operating frequencies. In practice, the output spectrum must not contain unwanted spurs or distortion products and must not contain appreciable noise at the corresponding S-band frequency. As we work at 50 ohms, we must add the matching networks in both input and output ports of the PA.

In this system simulation, the power amplifier is incorporated as a simple RF circuit macromodel that provides accurate abstractions for time-varying circuits over S-band frequencies. This macromodel form corresponds to block diagram structures that are easily incorporated into the system simulation based on Simulink. For simplicity, we assume that the circuit macromodel used is weakly nonlinear and its maximum order of nonlinearities is equal to 3. For the macromodel in Figure 9, the PA is presented by its first transfer function  $G_1(s)$ , which represents the linear component of the power amplifier. So, the output signal of the PA varies linearly with the incoming signal in order to achieve the appropriated specifications of the gain and to avoid any distortion of the output signal.

Also, the second and third-order components (second and third transfer functions, respectively) are taken into account in order to represent the non-linear components introduced in the simulation. Higher order components are ignored,

## High Frequency Design SATELLITE TRANSMITTER

because their contribution to the nonlinearities is negligible. We note that  $G_n(s)$  represents the transfer function of the input impedance match network employed in the circuit. In addition to the input signal, the noise source is also incorporated in this design. It is composed of a white noise generator joined to a transfer function with which we can calculate the spectral noise power density [8]. The amplified signal spectrum contains, in addition to the desired frequency of 2245 MHz, the parasitic spurs around the central frequency, which must be eliminated by a passband filter before routing the output signal toward the antenna for transmission. Figure 10 represents the spectrum plot of the signal delivered to the transmission antenna. This signal has been filtered by a 90 MHz pass-band filter centered on the frequency 2245 MHz.

## Conclusion

A simple concept for a small satellite RF transmitter operating in the commercial S-band (2.2-2.29 GHz) with a data rate of 8 Mbps has been presented. The system model is performed to incorporate simple macro models for weak non-linear mixers and power amplifiers and the noise in different blocks. The results indicate a very important performance level and demonstrate the efficiency of this procedure for analyzing and designing RF systems.

## References

1. P. Li and L. Pileggi, "Modeling nonlinear communication ICs using a multivariate formulation," in *Proc. of IEEE International Workshop on Behavioral Modeling and Simulation*, Oct. 2003, pp. 24-27.

2. X. Li, P. Li, Y. Xu and L. Pileggi, "Analog and RF circuit macromodels for system-level analysis," *Proc. of* 40th IEEE/ACM Design Automation Conference, Jun. 2003, pp. 478-483.

3. P. Li and L. Pileggi, "Compact reduced-order modeling of weakly

nonlinear analog and RF circuits," *IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems*, vol. 23, no. 2, pp. 184-203, Feb. 2005.

4. Cropp, A, "The 'SNAP-1' NanoSat Project at Surrey – A New Generation of Satellites," in *Proc. of the 49th International Astronomical Congress*, Melbourne, Australia, Sep. 1998.

5. Z.A. Wahl, K.L. Walker, J. Ward, "Modular and Reusable Miniature Subsystems for Small Satellites: An Example Describing Surrey's Nanosatellite S-Band Downlink," *Proc. of the 13th USU/AIAA Conf. on Small Satellites,* Logan, Utah, Aug. 2000.

6. A. Hajimiri, T. Lee, "A General Theory of Phase Noise In Electrical Oscillators," *IEEE J. Solid-State Circuits*, vol. 33, no. 02, pp. 179-194, Feb. 1998.

7. M. Kameche, "Accurate Simulation of an X-Band Frequency Synthesizer," *Microwave Journal*, vol 49, no. 9, pp.136, Sep. 2006.

8. Y. Xu, X. Li, P. Li and L. Pileggi, "Noise Macromodel for Radio Frequency Integrated Circuits," in Proc. of IEEE/ACM Design Automation & Test In Europe Conference, Mar. 2003.

## Author Information

Mohamed Kameche works in the Instrumentation Division of the National Centre of Space Techniques (CNTS) at Arzew, Oran, Algeria. He graduated in Electronics from the University of Tlemcen, where he also received the Master and PhD degrees in Electronics. His interests include temperature effects and microwave package modeling. He can be reached at mo kameche@netcourrier.com

Samir Kameche received his degree in Electrical Engineering from the University of Tlemcen, where his is now in the Department of Electronics. His research interests include digital frequency synthesizers for microwave applications.